Please use this identifier to cite or link to this item: https://ah.lib.nccu.edu.tw/handle/140.119/56438
題名: Digital Phase-Locked Loop and its Realization
作者: Kao, Tsai-Sheng Kao ; Chen, Sheng-Chih ; Chang, Yuan-Chang ; Hou, Sheng-Yun; Juan, Chang-Jung
貢獻者: 政大數位內容碩士學位學程
關鍵詞: Digital phase-locked loop (DPLL) ; state estimation ; extended Kalman filter (EKF)
日期: Aug-2009
上傳時間: 13-Dec-2012
摘要: The realization of a digital phase-locked loop (DPLL) requires to choose a suitable phase detector and to design an appropriate loop filter; these tasks are commonly nontrivial in most applications. In this paper, the DPLL system is first formulated as a state estimation problem; then an extended Kalman filter (EKF) is applied to realize this DPLL for estimating the sampling phase. Therefore, the phase detector and loop filter are simply realized by the EKF. The proposed DPLL has a simple structure and low realization complexity. Computer simulations for a conventional DPLL system are given to compare with those for the proposed timing recovery system. Simulation results indicate that the proposed realization can estimate the input phase rapidly without causing a large jittering.
關聯: 9th WSEAS International Conference on Applied Informatics and Communications, Moscow, Russia, August 20-22, 2009
資料類型: conference
Appears in Collections:會議論文

Files in This Item:
File Description SizeFormat
AIC66.pdf455.94 kBAdobe PDF2View/Open
Show full item record

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.